ASIA unversity:Item 310904400/12806
English  |  正體中文  |  简体中文  |  Items with full text/Total items : 94286/110023 (86%)
Visitors : 21672965      Online Users : 506
RC Version 6.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
Scope Tips:
  • please add "double quotation mark" for query phrases to get precise results
  • please goto advance search for comprehansive author search
  • Adv. Search
    HomeLoginUploadHelpAboutAdminister Goto mobile version


    Please use this identifier to cite or link to this item: http://asiair.asia.edu.tw/ir/handle/310904400/12806


    Title: Unclamped Inductive Switching (UIS) test- A Power MOSFET Reliability Study for Multi-finger Devices
    Authors: Nidhi, Karuna
    Contributors: Department of Computer Science and Information Engineering
    Gene Sheu
    Keywords: Unclamped Inductive Switching (UIS), Multi-finger, Ruggedness, TCAD, Repetitive UIS, time in Avalanche
    Date: 2012
    Issue Date: 2012-11-18 09:53:57 (UTC+0)
    Publisher: Asia University
    Abstract: Discrete power MOSFETs are increasingly playing an important role in automotive electronics such as motor control where inductive loads are driven by the power devices. As a consequence, the ability of the MOSFET to withstand instances of unclamped inductive switching (UIS) is an important performance metric i.e. the ruggedness of the MOSFET. It had been proposed that the current failure mode is considered to be dominant at small external inductances while temperature failure usually occurred in device connected to large external inductive loads in UIS test. However, the failure mechanisms of device caused by the variation of external inductor cannot reflect the natural failure phenomena in power devices. In this work we present failure analysis of N-LDMOS under avalanche breakdown condition shows that the failure mechanism in a power MOSFET device depends on the number of device-fingers at a fixed inductive load. By TCAD simulation we observe that the device with lesser number of fingers (till 16) fail because of current failure mechanism as heat generated due to high current eventually destroys the parasitic transistor and hence contributes to failure. For higher fingers ranging from 16 to 100, time in avalanche, tAV gets prolonged in multi-finger device design. As a result, self-heating is more which causes temperature-failure in multi-finger device. The maximum amount of UIS energy i.e. Energy in avalanche, Single pulse (EAS) sustained by the device before failure is evaluated by Synopsys simulation tools. It is found that EAS has a linear relationship with number of device finger and device-width. We also present the optimized structure by modifying the poly-gate length which results higher energy in avalanche. Sensitive parameters in repetitive UIS tests such as duty cycle and finger design layout are also studied.
    Appears in Collections:[Department of Computer Science and Information Engineering] Theses & dissertations

    Files in This Item:

    File Description SizeFormat
    index.html0KbHTML433View/Open


    All items in ASIAIR are protected by copyright, with all rights reserved.


    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - Feedback